Background Calibration of Timing Skew in Time-interleaved A/D Converters

Background Calibration of Timing Skew in Time-interleaved A/D Converters
Author :
Publisher : Stanford University
Total Pages : 155
Release :
ISBN-10 : STANFORD:xc093xt9301
ISBN-13 :
Rating : 4/5 ( Downloads)

Book Synopsis Background Calibration of Timing Skew in Time-interleaved A/D Converters by : Manar Ibrahim El-Chammas

Download or read book Background Calibration of Timing Skew in Time-interleaved A/D Converters written by Manar Ibrahim El-Chammas and published by Stanford University. This book was released on 2010 with total page 155 pages. Available in PDF, EPUB and Kindle. Book excerpt: The increasing data rate of wireline communication systems leads to more inter-symbol interference, due to the dispersive properties of the communication channel. This requires more complex equalization blocks to meet the required bit-error rate. One solution is to use an Analog-to-Digital Converter (ADC) in the front-end, thus enabling a digitally-equalized serial link. To achieve the high-data rates of these communication systems, a time-interleaved ADC is typically used. However, this type of ADC suffers from several time-varying errors, the most prominent of which is timing skew. This thesis introduces a statistics-based background calibration algorithm that compensates for the effect of timing skew. To demonstrate the background calibration algorithm, a proof-of-concept 5 bit 12 GS/s flash ADC has been fabricated in a 65 nm CMOS process. The design of this ADC takes into consideration the tight power bounds imposed on serial links by optimizing both the time-interleaved and the sub-ADC architecture. Power consumption is further reduced by using calibration circuits to correct the offset of the flash ADC's comparators. In the measured results, the timing skew correction improves the dynamic performance of the time-interleaved ADC by 12 dB, and the proof-of-concept ADC has the lowest published power consumption for ADCs with sample rates higher than 10 GS/s.


Background Calibration of Timing Skew in Time-interleaved A/D Converters Related Books

Background Calibration of Timing Skew in Time-interleaved A/D Converters
Language: en
Pages: 155
Authors: Manar Ibrahim El-Chammas
Categories:
Type: BOOK - Published: 2010 - Publisher: Stanford University

DOWNLOAD EBOOK

The increasing data rate of wireline communication systems leads to more inter-symbol interference, due to the dispersive properties of the communication channe
Background Calibration of Time-Interleaved Data Converters
Language: en
Pages: 138
Authors: Manar El-Chammas
Categories: Technology & Engineering
Type: BOOK - Published: 2011-12-17 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

This book describes techniques for time-interleaving a number of analog-to-digital data converters to achieve demanding bandwidth requirements. Readers will ben
Nyquist AD Converters, Sensor Interfaces, and Robustness
Language: en
Pages: 291
Authors: Arthur H.M. van Roermund
Categories: Technology & Engineering
Type: BOOK - Published: 2012-11-26 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

This book is based on the 18 presentations during the 21st workshop on Advances in Analog Circuit Design. Expert designers provide readers with information abou
Selected Papers from the 2018 41st International Conference on Telecommunications and Signal Processing (TSP)
Language: en
Pages: 194
Authors: Norbert Herencsar
Categories: Technology & Engineering
Type: BOOK - Published: 2019-07-01 - Publisher: MDPI

DOWNLOAD EBOOK

This Special Issue contains a series of excellent research works on telecommunications and signal processing, selected from the 2018 41st International Conferen
High-Resolution and High-Speed Integrated CMOS AD Converters for Low-Power Applications
Language: en
Pages: 171
Authors: Weitao Li
Categories: Technology & Engineering
Type: BOOK - Published: 2017-08-01 - Publisher: Springer

DOWNLOAD EBOOK

This book is a step-by-step tutorial on how to design a low-power, high-resolution (not less than 12 bit), and high-speed (not less than 200 MSps) integrated CM