Ultra-dynamic Voltage Scalable Static Random Access Memory Design Considerations

Ultra-dynamic Voltage Scalable Static Random Access Memory Design Considerations
Author :
Publisher :
Total Pages : 156
Release :
ISBN-10 : OCLC:298131374
ISBN-13 :
Rating : 4/5 ( Downloads)

Book Synopsis Ultra-dynamic Voltage Scalable Static Random Access Memory Design Considerations by : Mahmut Ersin Sinangil

Download or read book Ultra-dynamic Voltage Scalable Static Random Access Memory Design Considerations written by Mahmut Ersin Sinangil and published by . This book was released on 2008 with total page 156 pages. Available in PDF, EPUB and Kindle. Book excerpt: With the continuous scaling down of transistor feature sizes, the semiconductor industry faces new challenges. One of these challenges is the incessant increase of power consumption in integrated circuits. This problem has motivated the industry and academia to pay significant attention to low-power circuit design for the past two decades. Operating digital circuits at lower voltage levels was shown to increase energy efficiency and lower power consumption. Being an integral part of the digital systems, Static Random Access Memories (SRAMs), dominate the power consumption and area of modern integrated circuits. Consequently, designing low-power high density SRAMs operational at low voltage levels is an important research problem. This thesis focuses on and makes several contributions to low-power SRAM design. The trade-offs and potential overheads associated with designing SRAMs for a very large voltage range are analyzed. An 8T SRAM cell is designed and optimized for both sub-threshold and above-threshold operation. Hardware reconfigurability is proposed as a solution to power and area overheads due to peripheral assist circuitry which are necessary for low voltage operation. A 64kbit SRAM has been designed in 65nm CMOS process and the fabricated chip has been tested, demonstrating operation at power supply levels from 0.25V to 1.2V. This is the largest operating voltage range reported in 65nm semiconductor technology node. Additionally, another low voltage SRAM has been designed for the on-chip caches of a low-power H.264 video decoder. Power and performance models of the memories have been developed along with a configurable interface circuit. This custom memory implemented with the low-power architecture of the decoder provides nearly 10X power savings.


Ultra-dynamic Voltage Scalable Static Random Access Memory Design Considerations Related Books

Ultra-dynamic Voltage Scalable Static Random Access Memory Design Considerations
Language: en
Pages: 156
Authors: Mahmut Ersin Sinangil
Categories:
Type: BOOK - Published: 2008 - Publisher:

DOWNLOAD EBOOK

With the continuous scaling down of transistor feature sizes, the semiconductor industry faces new challenges. One of these challenges is the incessant increase
Variability-aware Design of Static Random Access Memory Bit-cell
Language: en
Pages: 121
Authors: Vasudha Gupta
Categories:
Type: BOOK - Published: 2008 - Publisher:

DOWNLOAD EBOOK

The increasing integration of functional blocks in today's integrated circuit designs necessitates a large embedded memory for data manipulation and storage. Th
Robust SRAM Designs and Analysis
Language: en
Pages: 176
Authors: Jawar Singh
Categories: Technology & Engineering
Type: BOOK - Published: 2012-08-01 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

This book provides a guide to Static Random Access Memory (SRAM) bitcell design and analysis to meet the nano-regime challenges for CMOS devices and emerging de
Design Considerations for a 35 Nanosecond Static Random Access Memory for Use as a Process Development Tool
Language: en
Pages: 98
Authors: Robert Andrew Kertis
Categories:
Type: BOOK - Published: 1982 - Publisher:

DOWNLOAD EBOOK

Embedded Memory Design for Multi-Core and Systems on Chip
Language: en
Pages: 104
Authors: Baker Mohammad
Categories: Technology & Engineering
Type: BOOK - Published: 2013-10-22 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

This book describes the various tradeoffs systems designers face when designing embedded memory. Readers designing multi-core systems and systems on chip will b