Design for Yield and Reliability for Nanometer Cmos Digital Circuits
Author | : Mostafa Hassan |
Publisher | : LAP Lambert Academic Publishing |
Total Pages | : 296 |
Release | : 2014-01 |
ISBN-10 | : 365951361X |
ISBN-13 | : 9783659513619 |
Rating | : 4/5 (619 Downloads) |
Download or read book Design for Yield and Reliability for Nanometer Cmos Digital Circuits written by Mostafa Hassan and published by LAP Lambert Academic Publishing. This book was released on 2014-01 with total page 296 pages. Available in PDF, EPUB and Kindle. Book excerpt: The nano-age has already begun, where typical feature dimensions are smaller than 100nm. The operating frequency is expected to increase up to 12 GHz, and a single chip will contain over 40 billion transistors in 2020, as given by the International Technology Roadmap for Semiconductors (ITRS) initiative. ITRS also predicts that the scaling of CMOS devices and process technology, as it is known today, will become much more difficult as the industry advances towards the 16nm technology node and further. This aggressive scaling of CMOS technology has pushed the devices to their physical limits. Design goals are governed by several factors other than power, performance and area such as process variations, radiation induced soft errors, and aging degradation mechanisms. These new design challenges have a strong impact on the parametric yield and reliability of nanometer digital circuits and also result in functional yield losses in variation-sensitive digital circuits such as Static Random Access Memory (SRAM) and flip-flops.